Reliability and ESD for high voltage LDMOS with SenseFET

Y.S. Choi1, J.J. Kim1, C.K. Jeon1, M.H. Kim1, S.L. Kim1, H.S. Kang1, C.S. Song1
1Process Development Group, Fairchild Semiconductor Corporation, Puchon, Gyeonggi, South Korea

Tóm tắt

This paper presents the structure and method of effective ESD protection and reliability in high voltage LDMOS with Sense Source (SenseFET) which is newly proposed 1-chip process for smart power ICs. This structure and method have been investigated experimentally and theoretically by employing two-dimensional process and device simulators. The cause of failure turned out to be Sense Source which is failed on reliability and ESD experiment more than LDMOS itself. The distance between the drain pad and the Sense Source must be long enough and Sense Source must be closely located with a lot of Ground contact if possible.

Từ khóa

#Electrostatic discharge #Protection #Semiconductor device reliability #MOSFETs #Resistors #Testing #Breakdown voltage #Contacts #Batteries #MOS devices

Tài liệu tham khảo

choi, 2001, ESD Protection for High Voltage LDMOS with SenseFET, DRC, 75 10.1109/ISPSD.2000.856839 choi, 2001, 800V BCD 1Chip Process for Smart Power ICs, PCIM, 599