Realistic scaling scenario for sub-100nm embedded SRAM based on 3-dimensional interconnect simulation
Tóm tắt
It is still an open problem to elucidate the scaling merit of the embedded SRAM with the Low Operating Power (LOP) MOSFET's fabrication in 50, 70 and 100nm CMOS technology node. Taking into account the realistic SRAM cell layout, we evaluate the parasitic capacitance of Bit Line (BL) as well as Word Line (WL) in each generation. By means of 3-Dimensional (3D) interconnect simulator (Raphael), we focus on the scaling merit through the comparison of the simulated SRAM BL delay in each CMOS technology node. In this paper, we propose two kinds of original interconnect structures which add some modifications to ITRS, and clarify for the first time that the original interconnect structures guarantee the scaling merit of the SRAM cell fabricated with the LOP MOSFET's in 50 70 and 100nm CMOS technology node.
Từ khóa
#Random access memory #CMOS technology #Integrated circuit interconnections #Delay #Parasitic capacitance #Plugs #Circuit simulation #Large scale integration #Ultra large scale integration #FabricationTài liệu tham khảo
tomita, 2002, Symp on VLSI Tech, 14
0
miyashita, 2001, Symp on VLSI Tech, 11
0
yoon, 2000, Proc SISPAD 2000, 94