A time-domain approach to extract SPICE-compatible equivalent models for embedded interconnects

Hsiao-Chen Chang1, Chun-Chin Kuo1, Tzong-Lin Wu1
1EMC Laboratory, Department of Electrical Engineering, National Sun Yat-sen University, Kaohsiung, Taiwan

Tóm tắt

This paper proposes an efficient algorithm for extracting SPICE-compatible circuits of embedded interconnect structures from FDTD-simulated time-domain reflections. A layer-peeling technique (LPT) is first employed to de-embed the interconnect-under-extract (IUE) and obtain the time-domain response of the IUE itself. A general pencil of matrix method (GPOM) is then used to get the pole-residue representation of the time-domain response of the IUE. A pole-reducing procedure is implemented based on a bandwidth criterion to obtain another pole-residue representation with minimum poles. Finally, the lumped equivalent models of the IUE are synthesized by an equivalent lumped-model extraction technique, in which four types of equivalent model bases are used. The equivalent circuit can be easily implemented in a SPICE-like simulator. A bonding wire structure and a multiple discontinuous microstrip line are presented as an example to demonstrate the validity of the proposed algorithm both in time and frequency domains.

Từ khóa

#Time domain analysis #Integrated circuit interconnections #Reflection #Transmission line matrix methods #Bandwidth #Circuit synthesis #Equivalent circuits #Circuit simulation #Bonding #Wire

Tài liệu tham khảo

10.1109/74.370583 10.1109/29.56027 wang, 1997, Equivalent circuit Extraction Using Time-Domain Reflectometry (TDR), National Taiwan University cauer, 1958, Synthesis of Linear Communication Networks taflove, 1995, Computational Electrodynamics, The Finite-Difference Time-Domain Method 10.1109/22.58694 taflove, 1995, Computational Electrodynamics, The Finite-Difference Time-Domain Method