A novel all-binary motion estimation (ABME) with optimized hardware architectures

Jeng-Hung Luo1,2, Chung-Neng Wang3, Tihao Chiang1
1Department and Institute of Electronics Engineering, National Chiao Tung University, Hsinchu, Taiwan
2Department of Video Imaging Development, Sunplus Technology Company, Limited, Hsinchu, Taiwan
3Department and Institute of Computer Science and Information Engineering, National Chiao Tung University, Hsinchu, Taiwan

Tóm tắt

We present a fast motion estimation algorithm using only binary representation, which is desirable for both embedded system and hardware implementation with parallel architectures. The key algorithm distinction is that only the high-frequency spectrum is used. Our experimental results show that it provides excellent performance at both low and high bit rates. Because of its binary-only representation, the proposed algorithm offers low computational complexity and low memory bandwidth consumption. For multimedia-embedded system design, we further investigated specific implementation techniques for several well-known hardware platforms including Intel x86 processors, single-instruction multiple-data processors, and systolic array circuit design. The systolic array architecture requires only single memory access for both the reference and current frames from the on-chip memory. Such an implementation provides an optimized solution with great throughput, while the quality is maintained. Finally, we show that our binarization methods are closely coupled to the accuracy of binary motion estimation algorithms. The binarization and coding efficiencies can be improved using various filters and binarization methods.

Từ khóa

#Motion estimation #Hardware #Systolic arrays #Embedded system #Parallel architectures #Bit rate #Computational complexity #Bandwidth #Circuit synthesis #Computer architecture

Tài liệu tham khảo

10.1109/76.212720

10.1109/TCOM.1983.1095851

bierling, 1988, displacement estimation by hierarchical block matching, Proc SPIE on Visual Communications and Image Processing, 100, 942, 10.1117/12.969046

10.1109/76.611181

10.1109/76.795055

10.1109/76.544734

10.1109/76.875506

2001, Information Technology&#x2014 Coding of Audio-Visual Objects-Part 2 Visual ISO/IEC 14&#x2009 496-2 2001

1998, Recommendation H 263 Video Coding for Low Bit Rate Communication

1999, Intel Architecture Software Developer s Manual, 1–3

10.1109/76.260203

10.1109/TCOM.1985.1096398

10.1109/76.709403

10.1109/76.709405

10.1109/83.821744

10.1109/ISCAS.2000.856150

10.1109/TCOM.1981.1094950

10.1109/49.139002

koga, 1981, motion-compensated interframe coding for video conferencing, Proc Nat Telecommunications Conf, g 5.3.1

moore, 1986, Systolic Arrays

10.1117/12.334691