Parity, circuits, and the polynomial-time hierarchy

Theory of Computing Systems - Tập 17 - Trang 13-27 - 1984
Merrick Furst1, James B. Saxe1, Michael Sipser2
1Department of Computer Science, Carnegie-Mellon University, Pittsburgh, USA
2Department of Mathematics, Massachusetts Institute of Technology, Boston, USA

Tóm tắt

A super-polynomial lower bound is given for the size of circuits of fixed depth computing the parity function. Introducing the notion of polynomial-size, constant-depth reduction, similar results are shown for the majority, multiplication, and transitive closure functions. Connections are given to the theory of programmable logic arrays and to the relativization of the polynomial-time hierarchy.

Tài liệu tham khảo